### (12) UK Patent

(19)GB

(11) **2511843** (45) Date of B Publication

(13) **B** 13.05.2015

### (54) Title of the Invention: A power factor correction circuit

(51) INT CL: *H02M 1/42* (2007.01)

H02M 1/34 (2007.01)

H02M 7/219 (2006.01)

| (21) Application No:       | 1304709.7  |
|----------------------------|------------|
| (22) Date of Filing:       | 15.03.2013 |
| (43) Date of A Publication | 17.09.2014 |

- (56) Documents Cited: WO 2008/037668 A1 US 20050226012 A1
- (58) Field of Search:
  As for published application 2511843 A viz:
  INT CL H02M
  Other: EPODOC, WPI, TXTE
  updated as appropriate
- (72) Inventor(s): George Young
  (73) Proprietor(s): Eisergy Limited (Incorporated in the United Kingdom) No.1 Grant's Row, Second Floor, Lower Mount Street, Dublin D2, Ireland
  - (74) Agent and/or Address for Service:
     Hanna Moore & Curley
     13 Lower Lad Lane, Dublin 2, Ireland



Figure 1















Figure 5

















10/12







#### A POWER FACTOR CORRECTION CIRCUIT

#### **Field of the Application**

The present application relates to AC power supplies and in particular to methods of

5 providing for power factor correction in an AC-DC converter.

#### **Background**

Power factor correction (PFC)is frequently required in the power supplies of electronic equipment fed from AC lines, and likewise in line-derived lighting systems. A power factor

- 10 correction circuit changes the waveform of current drawn by the power supply to improve the power factor. The purpose is to attempt to make a power supply appear as a purely resistiveload, representing a power factor of 1. In practise, it is extremely difficult to achieve a unity power factor. Nonetheless, a power factor above 0.9 or 0.95 is routinely demanded by systems integrators, standards agencies and legislation.
- 15 An example of a typical configuration for a switching mains power supply, as illustrated in Figure 1, accepts a mains supply voltage 2 as an input to a power factor correction circuit 6. Protection features 4, such as surge protectors and fuses may be provided between the mains supply and the Power Factor Correction Circuit. Similarly, filtering 4 for EMI may be provided with the protection features. A user operable switch (not shown) may also be
- 20 provided allowing a user to switch the mains supply. The output from the PFC circuit is a quasi-DC voltage. The DC voltage output from the PFC circuit is typically between 400 and 420 volts. A DC-DC converter 10 employing a transformer 12 may be provided to convert this relatively high voltage to a working voltage for the subsequent electronic equipment 14 being powered by the power supply. Whilst a high power factor is generally required, equally
- 25 the power supply designer must meet other requirements including for example, cost, efficiency, safety and EMI performance.

There are two general approaches in the Prior art to power factor correction. In the first approach, the incoming AC mains supply is rectified and the Power Factor circuit correction works upon the rectified AC mains typically as a switching converter having a boost

30 topology.An alternative approach, as shown in Figure 2, integrates the rectification function and the switching converter function.

In this alternative approach, an AC-side inductor 20 is provided with an AC-side switch 22 coupled to a diode bridge 24,26, 28, 30 as outlined in Pelly US 5047912. The AC-side switch has historically consisted of parallel connected thyristors (for example as disclosed in Depenbrock US3906337 and as shown in Figure 2(b))and more recently series-connected

- 5 MOSFET elements as provided for (as shown in Fig. 2C) or reverse-blocking IGBTs.The inductor 20 is periodically charged by turning "on" switch 22 for a small time period. When the switch 22 is turned off, the inductor current continues to flow. The current flow is no longer through the switch 22 but rather through one of the diode pair combinations 24, 30 or 26, 28 depending on the polarity of the cycle of the input voltage, to a capacitor 32
- 10 (referenced as 8 in Figure 1). When series-connected MOSFET devices are employed, both devices can be ON during the relevant switching period, thus reducing losses that would otherwisearise from current flowing through the body-diode of one of the devices. The normal goal with power factor correction i.e. obtaining a high power factor may be seen generally to translate into having input current proportional to input voltage. As the
- 15 input voltage is nominally sinusoidal, any control scheme employed seeks to ensure that the current is proportional to the instantaneous input voltage, with the proportionality factor determined by a voltage error loop controlling the voltage on capacitor 32. It will be appreciated that the value of current may be set arbitrarily by the duration of the switching of switch 22, and that continuous-mode operation may generally be established after a
- 20 number of switching cycles. Although, continuous mode operation generally requires fast recovery diodes and so a circuit designer may prefer to operate in discontinuous mode. The input current, as shown in Figure 3 essentially corresponds to the inductor current waveform. This representation illustrates, in the expanded section, the current variation expected with a fixed-frequency continuous-mode control approach. Equally, it will be
- 25 recognised that discontinuous current conditions and/or variable frequency operation may be used as required, and that operating mode may change across the line cycle. It is generally recognised that the current ripple needs to be minimised in the first instance, and to be filtered in order to avoid potentially interfering signals being put on the line. Indeed a rigorous compliance regimen prevalent in most countries specifies low levels of
- 30 permissible noise. Both these aspects usually motivate operation at higher frequencies, where the inductor value may be less and as a result the inductor physically smaller.

Additionally, when higher frequencies are used for switching, the size of filtering components 4 may also be reduced materially in size.

Unfortunately, whilst operation at higher frequencies is desirable, losses generally increase with frequency. These increased losses are generally associated with switching losses. These

- 5 losses may include those due to reverse recovery of the "fast" switching diode (24 or 28 in figure 2). One solution to this particular loss is to employ a wide-bandgap type of diode, for example a Silicon Carbide diode. Nonetheless, losses can remain quite significant from parasitic capacitances. For examplein a converter designed for operation at several hundred watts, the lossesmay aggregate to a value equivalent to a linear capacitor of perhaps 150pF.
- 10 If this is charged to 400V on each occasion when the switch is turned on, the energy loss will approximate the stored energy or 0.5CV<sup>2</sup>. Under the conditions mentioned this will amount to 12µJ per switching cycle, or 1.2W dissipation at 100 kHz and proportionally higher at higher frequencies. The overlap of voltage and current waveforms may be amenable to some snubbing approaches, but is also a material contributor to losses with this
- 15 contribution also likely to increase with increasing frequency. Thus whilst circuit designers generally wish to use higher frequencies for reduced components sizes, the losses associated with operation at higher frequencies act as a strong disincentive to do so.

#### <u>Summary</u>

#### 20

30

The present application provides a circuit and method by which the size of the magnetics may be reduced. This is achieved by reducing switching losses so that higher switching frequencies may be employed reducing the size of magnetic components. More particularly, the present application provides a power factor correction circuit for a

25 power supply in accordance with claim 1.Advantageous features are set forth in the dependent claims

#### **Description of Drawings**

Accordingly the present application will now be described with reference to the following drawings in which:

Figure 1 discloses a conventional arrangement of a mains power supply with PFC;

Figure 2 discloses a circuit using a known approach to PFC in a power supply of the type shown in Figure 1;

Figure 3 illustrates the waveforms associated with the circuit of Figure 2; Figure 4is a circuit according to a first aspect of the present application;

- Figure 5 illustrates the mode of operation of a part of the circuit of Figure 4;
  Figure 6further illustrates the mode of operation of the part of the circuit of Figure 4;
  Figure 7 is a circuit according to a further aspect of the present application;
  Figure 8 is a modified form of Figure 3 with inrush current diodes;
  Figure 9(a) is a circuit according to a further aspect of the present application illustrating
- how the method may be employed two inductors present on the input;
  Figure 9(b) is an alternative arrangement to Figure 9(a);
  Figure 9(c) is a modified arrangement of Figure 3 in which the switch is integrated within the functionality of the rectifier bridge;
  Figure 9(d) is a switch suitable for use in the circuit of Figure 9(c);
- 15 Figure 10 illustrates method of operation of any of the circuits of the present application to ensure that the circuits remain in a continuous or boundary mode conduction condition; Figure 11 is a control algorithm for implementing the methods of Figure 10; and Figure 12 is a controller for controlling the operation of the PFC arrangements provided herein potentially using the method of operation of Figure 10, the control algorithm of
- Figure 11 or both.

#### **Detailed Description**

The present application provides a power factor correction circuit for use in a switching power supply. The switching power supply may be of the type generally shown in Figure 1,

- and is suitably a mains fed power supply. The power factor correction circuit provides a DC output to a further stage in the power supply. The power factor correction circuit, as shown in the exemplary arrangement of Figure 4, provides an operating condition of reduced voltage or zero-voltage switching through the use of a saturable reactor snubber. Continuous-mode operation is desirable in the context of this approach to allow zero-
- 30 voltage switching and also to minimise inductor volume and filtering needs at high frequency.

More particularly, as illustrated in the first exemplary embodiment of Figure 4, a power factor correction circuit is provided which combines an inductor 20, a switch 22, a rectifying bridge 24, 26, 28 and 30 and a capacitor 32 to provide a switching converter. The general topology of the switching converter is that of a boost converter which takes as mains input,

5 which may have been filtered or otherwise conditioned, and provides a quasi-DC output in the form of DC voltage with a ripple.

A saturable reactor snubber is provided in the circuit to facilitate reduced voltage or zerovoltage switching of the switch 22. A first end of the snubber is connected to a node on one side of switch 22 which is common to an input node of the rectifying bridge. The opposite

- 10 end of the snubber is connected to a node on the opposite side of switch 22 and to the other input node of the rectifying bridge. The output nodes from the rectifying bridge are connected to capacitor 32. A second winding 50a of the transformer is provided in series with the inductor 22. The transformer core and windings are selected to be such so as to ensure the core saturates under normal current conditions as will be explained in greater
- 15 detail below.

The snubber is particularly effectively in a circuit where the switch 22 is an AC switch (bidirectional) as it inherently operates in abidirectional fashion in the circuit configuration as shown. The winding 50a may be placed at either end of the inductor 20 so as to be in

20 series with it. However, it may generally be more convenient to place the inductor as shown between the inductor and the switch 22. This reduces any risk of coupling of switching noise to the input based on parasitic capacitive and magnetic elements.

The operation of the circuit may be considered for a condition where the AC line polarity is
such that the input terminal connected to the inductor 20 is positive with respect to the
other input terminal.

On this basis the transformer element 50, assembled on a saturable core, operates as in figure 5 and figure 6.

30

The mode of operation of the snubber may be considered initially as that of an LC branch as shown in Figure 5(a) placed between the switching node and a "quiet" point in the circuit,

which in the exemplary circuit is the node common between diodes 26 and 30. A quiet point may be taken to be a node in the circuit where the voltage changes relatively slowly compared to the switching frequency. Figure 5(b) shows the voltage and current waveforms associated with such a branch under steady-state operating conditions. It will be appreciated

5 that if a sufficient redirection current, so as to effect zero voltage switching, is to come from a linear inductor/capacitor connection as shown in Figure 5(a), then the RMS current values required would be very high negating much of the efficiency benefit potentially available.

Accordingly rather than rely solely upon the inductance of winding 50b and the capacitor 52
the inductor 50b, as shown in Figure 6(a), is provided as a winding on a transformer. The transformer core is a saturable magnetic element.

It will be recognised that application of a bias current in winding 50a will cause current to flow in a manner such as to reduce the voltage across the capacitor 52. As inductor current
flow is continuous this voltage continues to reduce even during the diode conduction phase. The capacitor voltage thus gives rise to a condition where the volt-seconds across the inductor can only be balanced by the transformer 50 saturating. Saturation will happen at the end of the diode conduction phase. Figure 6(b) shows the typical BH characteristic of the transformer material, with a low value of incremental inductance seen in consequence
in the saturated region. This action then gives an asymmetric redirection current with a low RMS current value, as shown in figure 6(c). The saturable transformer may also be designed such that the flux swing is relatively small of the order of +/- 50mT in a range just below the saturation level, corresponding to acceptable core loss for available magnetic materials. It will be noted that as the primary action relates to the transformer action charging

25 capacitor 52, magnetic characteristics of transformer 50 can be chosen quite widely, as magnetising current in the high-inductance region is likely to the much lower than the current associated with transformer action in charge/discharge of capacitor 52.

It will be appreciated that the design and selection of the various components and in
 particular that of the saturable inductive element 50 will vary dependent on circuit
 requirements. However, an exemplary design basis for the saturable inductive element may
 have regard to the following aspects:

- The turns count should be such that the applied volt-seconds cause an appropriate flux swing. "Appropriate" here may be taken to mean a flux swing that is compatible with acceptable loss density figures for the magnetic material as used in the saturable inductor, typically less than 1000KW/m<sup>3</sup> for an element using natural convection for cooling. This flux swing should be sufficient such that the transition region between linear and saturated operating conditions is traversed relatively rapidly so that a pulse with the requisite aspect ratio or "sharpness" is generated. It will be recognised that the pulse amplitude must be such as to cause current reversal, and it is desirable that the width of the pulse be narrow (implying fast current rise and fall times) such that losses due to currents in the auxiliary circuit are minimised.

5

10

15

30

- The turns ratio of the bias current winding to the main winding should be selected such that the current pulse has adequate amplitude to effect current reversal and thus zero-voltage switching on the device that is about to turn on. The average capacitor voltage is substantially constant over many cycles, and thus the net current into the capacitor across a cycle is zero. The current-time product (charge increase) into the capacitor (the bias current divided by the transformer ratio, neglecting magnetising current effects) should thus equal the net current-time product (charge decrease) from the capacitor (i.e. the current reversal pulse).
- The aspect ratio characteristics of the pulse of current (with the principal characteristic here being the slope of current rise and fall, linked to the width of the pulse) may be determined by the characteristics of the magnetic material as this transitions from linear to saturated mode, and also by the incremental inductance when the material is considered saturated. In the case of an ideal material, this
   would correspond to a μ<sub>r</sub> value of 1, but in practice a small multiple of this value may need to be accommodated in the design procedure.

It will be recognised that the redirection current will be largely proportional to the magnitude of the current from the inductor, which in turns affects the voltage swing on the capacitor. In a power-factor correction deployment, however, there are other aspects such as the voltage swing required from the redirection current, and to this end an element of

controllability of the redirection current amplitude independent of the "automatic" aspect that naturally results from the design as outlined.

A means to achieve this effect is as shown in figure 6(d) where one or more cores can be
connected with each winding in series with the corresponding winding of core 50, and with an isolated "shorting" connected as shown, where ground-referenced drives may be used to effectively switch in and switch out various cores. Thus in figure 6(d) an additional core 60 is shown, with winding 60c capable of being shorted by simultaneous drive of the two switches 62 and 64. This ability to switch in cores as shown, in phase or in antiphase, may
be employed to give control of the redirection current amplitude.

It will be recognised that in a practical circuit implementation it may be necessary to provide for large inrush currents to flow into capacitor 32 on start-up or in the event of a surge condition on the line. This may be provided for by including inrush diodes 62, 64 in the circuit of Figure 4 as shown in Figure 8. Typically the fast rectifier diodes used for switching have lower surge rating than associated with types suitable for managing inrush conditions.

Diodes 62, 64, 26, and 30 may all be designed for handling the inrush conditions.

- It will be recognised that the approach as outlined here may be of value in other powerfactor correction schemas and in particular those with two active switches (80,82 104, 108 120, 122) such as in figure 9(a), 9(b) and 9(c), or in single-ended power factor correction with a single active switch. In figure 9, the inductor 20 of Figure 4 is provided by inductors 70a and 70b which are suitably coupled. In figure 9(a) the redirection approach remains "automatic" in terms of needing no sensing of line polarity. In the circuit of Figure 9(a), the
  switching functionality of former switch 22 has been integrated with former diodes 28 and 30 in Figure 4, to become switches 80 and 82, which may for example be MOSFETs. In the case of the two-inductor PFC variant of Figure 9, it may be advantageous to sense (in the winding of the transformer) on the AC line side as shown in Figure 9(b) as sensing on the other side of the inductors 70a, 70b may result in picking up an indeterminate value of
  current in the quiet phase, as current division between the diode 96 or 98 and the MOSFET
  - 108 or 110 can be unpredictable.

15

The "totem pole" approach can also take advantage of the bidirectional redirection capability of the circuit comprising elements 50a/b and 52. In practice it is noted that devices 120 and 122 are necessarily composite devices as shown in figure 9(d) with the main MOSFET 130 connected in series with either a Schottky-type diode or else a low-voltage

5 rated MOSFET in the 132 position, and with the combination bypassed by a fast diode 134.

As the snubber operates to facilitate zero voltage switching before the end of the cycle, it is equally appropriate that the switching should therefore occur before the end of the cycle, i.e. the switching converter should be operated in continuous conduction mode or in boundary conduction mode. This also results in reduction or elimination of the common-

mode "bounce" effect that could otherwise occur. Theoperation of the circuitry as shown above largely presupposes continuous-mode

10

operation of the converter elements. Whilst this may inherently be provided by virtue of a minimum load presented to the PFC stage from subsequent stages of the power supply, it is

- 15 desirable to providea control scheme which is consistent with this approach under lighter load conditions. To achieve this, the present application provides a controller that operates to try and keeps the PFC stage in continuous mode when switching. The controller does this by trying to ensure a minimum loading condition for each series of pulses. This may be implemented in practice by detecting for a load condition which is insufficient to employ
- 20 continuous mode conduction and interrupting switching for a period so as to increase the current demanded when switching is resumed. Accordingly, as shown in Figure 10, the controller may operate so as to prevent switching during certain intervals. In a first mode, the controller may 'skip' switching during cycles so that as to increase the current demanded during non-skipped cycles. Similarly, the controller may employ shoulder
- clipping, either with cycle skipping or on its own, as the load presented at the start and at the end when the line voltages presented are small may not be sufficient for continuous mode operation. During light load conditions generally, the controller may be configured to operate in a burst-mode. In this burst mode of operation, the modulating (burst) frequency may be selected to be above audio frequencies but at a material sub multiple of the
- 30 switching frequency. This is easily achievable where the switching frequency selected is above 100 kHz.

At the same time, since obtaining the soft-switching condition is not dependent on any particular "resonant" mode of operation, it is possible to vary the frequency of operation. Thus the controller may vary the switching frequency of the converter within a limited range for example within +/- 30% and more preferably within +/- 20%. It will be appreciated that

5 the range available may depend on component characteristics. Varying the switching frequency over time offers an advantage in that the noise frequency emission spectrum is effectively spread out which aids compliance with EMI standards. The control approach within a line cycle and at full-load can be largely compatible with

established practices. Current sensing can however represent a challenge given the

10 "polluting" nature of the redirection current. Usage of digital control however typically requires just sampled information. There can be sampling of average values of current obtained using prior-art approaches for current measurement, or a sampling can be undertaken at a particular point on the waveform.

It can be particularly attractive to sample at or just after the peak of current, which is

- 15 typically at the onset of diode conduction. With knowledge of the input and output voltage and of the system inductance, translation of this peak value to the average value and determination of CCM operation may be undertaken readily. As sampling of current data typically requires that data be available for a short time, saturation of the current sense transformer after this period of measurement is admissible. Although, making provision for
- 20 catching gross-error conditions that could cause saturation to occur in advance of the measurement instant would be desirable.

An exemplary controller 190, as shown in Figure 12, accepts a number of measurements from the PFC stage including the output voltage from the PFC stage, i.e. the voltage across capacitor 32 and a measurement of the load condition which may be provided from a

- 25 subsequent stage of a switching power supply employing the PFC stage. The controller in turn provides one or more switching signals to operate the switch or switches of the PFC stage, either directly or through appropriate drive circuits 192. The controller operates in accordance with a control algorithm for which an exemplary flow 200 is shown in Figure 11. The controller seeks to maintain the operation of the converter in continuous mode.
- 30 In doing so, if the controller detects that continuous mode operation is no longer possible, it halts switching until continuous mode operation becomes possible. This may also be predictive in the sense that the controller may detect that the operating conditions are

tending towards a situation in which continuous mode operation will not be possible and the controller may pre-emptively switch mode, for example into burst mode to prevent this.

An exemplary method of control for the controller initially detects 202 whether the

- 5 capacitor voltage is above a minimum threshold and the load is below a minimum load value. If the condition exists the line cycle is skipped, i.e. the controller issues no switching signals. If this condition does not exist, then the algorithm determines 204 whether an appropriate further control (as described above with respect to Figure 10) is appropriate for the cycle and in particular whether shoulder clipping and to what extent should be
- employed. This may be determined during a start-up phase where the line voltage or other condition is measured. At the same time, it is determined whether burst mode operation may be appropriate. The controller continues to monitor circuit conditions during the line cycle and may adjust the mode of control (e.g. in or out of burst mode) based on the prevailing conditions measured. For example, if a sudden load is detected 212, the
  controller may immediately change the mode of operation. This process is repeated for each line cycle. Even where a line cycle is skipped, the controller may continue to monitor 210 the circuit conditions for a sudden load and adjust the mode of control upon detecting such a condition.
- 20 It will be appreciated that whilst several different embodiments have been described herein, the features of each may be advantageously combined together in a variety of forms to achieve advantage and that variations are possible.

Because the apparatus implementing the present invention is, for the most part, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present invention

- 5 and in order not to obfuscate or distract from the teachings of the present invention. It will be understood that whilst particular polarity devices, e.g. PMOS, NMOS, PNP or NPN may be illustrated in the figures, that alternative polarity devices may be employed by appropriate modification of the circuits.
- 10 Thus, it is to be understood that the architectures depicted herein are merely exemplary, and that in fact many other architectures can be implemented which achieve the same functionality. In an abstract, but still definite sense, any arrangement of components to achieve the same functionality is effectively "associated" such that the desired functionality is achieved. Hence, any two components herein combined to achieve a particular
- 15 functionality can be seen as "associated with" each other such that the desired functionality is achieved, irrespective of architectures or intermedial components. Likewise, any two components so associated can also be viewed as being "operably connected," or "operably coupled," to each other to achieve the desired functionality.
- 20 Furthermore, those skilled in the art will recognize that boundaries between the functionality of the above described operations merely illustrative. The functionality of multiple operations may be combined into a single operation, and/or the functionality of a single operation may be distributed in additional operations. Moreover, alternative embodiments may include multiple instances of a particular operation, and the order of
- 25 operations may be altered in various other embodiments. Equally, whilst the claims are directed to an isolated gate drive or reset circuit for same, the application is not to be construed as being so limited and extends to a method for doing same.

However, other modifications, variations and alternatives are also possible. The
specifications and drawings are, accordingly, to be regarded in an illustrative rather than in a restrictive sense. Thus, for example, whilst the present application has been described in the

context of a non isolated boost PFC topology it may readily be extended to other topologies such as for example a flyback topology which may or may not be isolated.

In the claims, any reference signs placed between parentheses shall not be construed as

- 5 limiting the claim. The word 'comprising' does not exclude the presence of other elements or steps than those listed in a claim. Furthermore, Furthermore, the terms "a" or "an," as used herein, are defined as one or more than one. Also, the use of introductory phrases such as "at least one" and "one or more" in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles "a" or "an" limits any
- 10 particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases "one or more" or "at least one" and indefinite articles such as "a" or "an." The same holds true for the use of definite articles. Unless stated otherwise, terms such as "first" and "second" are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not
- 15 necessarily intended to indicate temporal or other prioritization of such elements. The mere fact that certain measures are recited in mutually different claims does not indicate that a combination of these measures cannot be used to advantage.

**Claims** 

10

1. A power factor correction circuit for a power supply, the power factor correction circuit comprising:

a first inductor,

5 a first capacitor,

> a first switch and a rectifying bridge, wherein the first inductor, first capacitor, first switch and rectifying bridge are arranged in a boost topology, and a snubber connected to one side of the first switch, the snubber comprising a first winding of a transformer, the transformer having a saturable core and a second winding in series with the first inductor.

- 2. A power factor correction circuit according to claim 1, wherein the snubber comprises a second capacitor in series with the first winding.
- 20 02 14 12 3. A power factor correction circuit according to any preceding claim, wherein the snubber is connected at a first end to a node common to the first switch and the rectifying bridge.
  - 4. A power factor correction circuit according to claim 3, wherein the snubber is connected at a second end to another node of the rectifying bridge. 20
    - 5. A power factor correction circuit according to any preceding claim, wherein the rectifying bridge comprises four diodes.
  - 25 6. A power factor correction circuit according to any one of claims 1 to 5 wherein the rectifying bridge comprises two switches and two diodes.
    - 7. A power factor correction circuit according to claim 6, wherein one of the switches of the rectifying bridge is the first switch.

30

8. A power factor correction circuit according to any preceding claim, further comprising a controller for controlling the first switch, wherein the controller is

configured to control the first switch to ensure the operation of the power factor correction circuit in continuous mode.

- 9. A power factor correction circuit according to claim 8, wherein the controller is
  5 configured to detect when the power factor correction circuit is not able to operate
  in continuous mode and upon detecting such a condition limit switching of the
  switch for one or more intervals.
- A power factor correction circuit according to claim 9, wherein the interval
   comprises a full mains cycle.
  - 11. A power factor correction circuit according to claim 8 or claim 9, wherein the interval comprises a period at the start and the end of each half mains cycle.
- 15 12. A power factor correction circuit according to any one of claims 8 to 10, wherein the intervals are during a half mains cycle such that the controller operates in a burst mode.